首页 | 本学科首页   官方微博 | 高级检索  
     

基于SRAM的FPGA抗SEU加固技术分析研究
引用本文:陈江璋. 基于SRAM的FPGA抗SEU加固技术分析研究[J]. 价值工程, 2012, 31(33): 105-106
作者姓名:陈江璋
作者单位:苏州大学,苏州,215006
摘    要:随着CMOS电路的高速发展,集成密度的增大,低功耗的设计以及系统芯片的普及,导致电路更容易受到空间辐射的影响,尤其是单粒子效应(Single Event Upset,SEU)。本文介绍了基于SRAM的FPGA受到空间辐射环境影响产生的单粒子效应,分析了国内外针对SEU效应提出的一些器件的加固方法:工艺加固、电阻加固、电容加固、电路设计加固等。重点分析介绍了冗余技术、EDAC技术以及Scrubbing技术等电路设计加固技术,总结比较了各种技术的优缺点。

关 键 词:单粒子效应  FPGA  TMR  EDAC

Analysis and Research on SRAM-based FPGA Anti SEU Reinforcement Technology
CHEN Jiang-zhang. Analysis and Research on SRAM-based FPGA Anti SEU Reinforcement Technology[J]. Value Engineering, 2012, 31(33): 105-106
Authors:CHEN Jiang-zhang
Affiliation:CHEN Jiang-zhang(Soochow University,Suzhou 215006,China)
Abstract:With the high-speed development of CMOS circuit,increasing of integration density and low-power design as well as the popularization of the system-on-chip,it causes circuits are easy to suffer from the effects of space radiation,especially SEU.This paper describes SEU generated by FPGA based on the SRAM which is influenced by space radiation,and the reinforcement methods of devices proposed by SEU effect at home and abroad: process reinforcement,resistance reinforcement,capacitance reinforcement and circuit design reinforcement.This paper focused on circuit design reinforcement techniques,such as redundant technology,EDAC Technologies Scrubbing technology,summarized and compared the advantages and disadvantages of the various technologies.
Keywords:SEU  FPGA  TMR  EDAC
本文献已被 CNKI 万方数据 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号