首页 | 本学科首页   官方微博 | 高级检索  
     检索      

基于分布式算法的高阶FIR滤波器及其FPGA实现
引用本文:朱冰莲,程联营,孔杰.基于分布式算法的高阶FIR滤波器及其FPGA实现[J].国际商务研究,2006,46(2):82-85.
作者姓名:朱冰莲  程联营  孔杰
作者单位:重庆大学通信工程学院,重庆400044
基金项目:重庆市科委应用基础项目
摘    要:随着FPGA技术的稳步提高,FPGA替代其他技术用于实现高速信号处理已经变得切实可行。针对高阶FIR滤波器十分消耗FPGA硬件资源的问题,提出了一种采用基于位级联的多查找表分布式算法,并以一个32阶8位低通FIR滤波器为例,验证了所提出的方法。仿真结果表明,采用这种方法大大减少了FPGA硬件资源的耗费。

关 键 词:数字信号处理  FIR数字滤波器  分布式算法  FPGA  查找表
收稿时间:2004/11/4 0:00:00
修稿时间:2005/2/2 0:00:00

High Order FIR Filter Based on Distributed Arithmetic and Its FPGA Implementation
ZHU Bing-lian,CHENG Lian-ying,KONG Jie.High Order FIR Filter Based on Distributed Arithmetic and Its FPGA Implementation[J].International Business Research,2006,46(2):82-85.
Authors:ZHU Bing-lian  CHENG Lian-ying  KONG Jie
Institution:School of Communication Engineering, Chongqing University , Chongqing 400044, China
Abstract:As Field Programmable Gate Array(FPGA) technology has been steadily improved, FPGAs are now viable alternatives to other technology implementations for high-speed classes of digital signal processing(DSP) application. To solve the problem that implementation of high order FIR filter consumes rather more hardware resources in FPGA, the bit-serial distributed arithmetic based on multiple look-up tables is presented. A 32-tap 8-bit order low pass FIR filter is taken as an example to illustrate the method. Simulation shows that the method saves much more resources in FPGA,and improves the performance of FIR filter to some extent.
Keywords:digital signal processing  FIR digital filter  distributed arithmetic  FPGA  look -up table
点击此处可从《国际商务研究》浏览原始摘要信息
点击此处可从《国际商务研究》下载免费的PDF全文
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号